### **Microprocessor Supervisory Circuits** **Ordering Information** | Device | Temperature<br>Range | Package | Order<br>Number | Device | Temperature<br>Range | Package | Order<br>Number | |--------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------| | MP690 | 0°C to + 70°C<br>-40°C to + 85°C<br>-40°C to + 85°C<br>-55°C to +125°C | 8 Lead Plastic DIP<br>8 Lead Plastic DIP<br>8 Lead CERDIP<br>8 Lead CERDIP | MP690P<br>MP690MP<br>MP690MD<br>RCMP690D | MP693 | 0°C to + 70°C<br>0°C to + 70°C<br>-40°C to + 85°C<br>-40°C to + 85°C<br>-40°C to + 85°C | 16 Lead Plastic DIP<br>16 Lead Small Outline<br>16 Lead Plastic DIP<br>16 Lead CERDIP<br>16 Lead Small Outline | MP693P<br>MP693WG<br>MP693MP<br>MP693MD<br>MP693MWG | | MP691 | 0°C to + 70°C<br>0°C to + 70°C<br>-40°C to + 85°C<br>-40°C to + 85°C<br>-40°C to + 85°C<br>-55°C to +125°C | 16 Lead Plastic DIP<br>16 Lead Wide SO<br>16 Lead Plastic DIP<br>16 Lead CERDIP<br>16 Lead Wide SO<br>16 Lead CERDIP | MP691P<br>MP691WG<br>MP691MP<br>MP691MD<br>MP691MWG<br>RCMP691D | MP694 | -55°C to +125°C<br>0°C to +70°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-55°C to +125°C | 16 Lead CERDIP 8 Lead Plastic DIP 8 Lead Plastic DIP 8 Lead CERDIP 8 Lead CERDIP | MP694P<br>MP694MP<br>MP694MD<br>RCMP694D | | MP692 | 0°C to + 70°C<br>-40°C to + 85°C<br>-40°C to + 85°C<br>-55°C to +125°C | 8 Lead Plastic DIP<br>8 Lead Plastic DIP<br>8 Lead CERDIP<br>8 Lead CERDIP | MP692P<br>MP692MP<br>MP692MD<br>RCMP692D | MP695 | 0°C to + 70°C<br>0°C to + 70°C<br>-40°C to + 85°C<br>-40°C to + 85°C<br>-40°C to + 85°C<br>-55°C to + 125°C | 16 Lead Plastic DIP<br>16 Lead Small Outline<br>16 Lead Plastic DIP<br>16 Lead CERDIP<br>16 Lead Small Outline<br>16 Lead CERDIP | MP695P<br>MP695WG<br>MP695MP<br>MP695MD<br>MP695MWG<br>RCMP695D | ### **Features** | | Precision voltage monitor:<br>4.65V in MP690, MP691, MP694, and MP695<br>4.40V in MP692 and MP693 | |--------|---------------------------------------------------------------------------------------------------| | Ц | Power OK/reset time delay - 50, 200ms, or adjustable | | | Watchdog timer -100ms, 1.6 sec, or adjustable | | Ш | Minimum component count | | 1.1 | 1μA standby current | | | Battery backup power switching | | | Onboard gating of chip enable signals | | $\neg$ | Voltage monitor for power fail or low battery warning | | _ | | | Applications | | | | | |--------------|------------------------------|--|--|--| | | Computers | | | | | | Controllers | | | | | _ | Intelligent instruments | | | | | | Automotive systems | | | | | Ξ. | Critical µP power monitoring | | | | ### **General Description** The MP690 Family of supervisory circuits reduces the complexity and number of components required for power supply monitoring and battery control functions in microprocessor systems. These include $\mu P$ reset and backup-battery switchover, watchdog timer, CMOS RAM write protection, and power-failure warning. The MP690 family significantly improves system reliability and accuracy compared to that obtainable with separate ICs or discrete components. The MP690, MP692, and MP694 are supplied in 8-pin packages and provide four functions: - A Reset output during power-up, power-down, and brown out conditions. - Battery backup switching for CMOS RAM, CMOS microprocessor or other low power logic. - A Reset pulse if the optional watchdog timer has not been toggled within a specified time. - A 1.3V threshold detector for power fail warning, low battery detection, or to monitor a power supply other than +5V. The MP691, MP693 and MP695 are supplied in 16-pin packages and perform all MP690/692 functions, plus: - Write protection of CMOS RAM or EEPROM. - 2) Adjustable reset and watchdog timeout periods. - Separate outputs for indicating a watchdog timeout, backup battery switchover, and low V<sub>CC</sub>. ### **Absolute Maximum Ratings** | Terminal Voltage (with respect to GND) | | | | | |------------------------------------------|-----------------------|--|--|--| | $V_{cc}$ | -0.3V to 6.0V | | | | | $V_{BATT}$ | -0.3V to 6.0V | | | | | All other Inputs (Note 1) | -0.3V to (Vout +0.5V) | | | | | Input Current | | | | | | V <sub>cc</sub> | 200mA | | | | | $V_{BATT}$ | 50mA | | | | | GND | 20mA | | | | | Output Current | | | | | | V <sub>OUT</sub> short circuit protected | | | | | | All Other Outputs | 20mA | | | | | Rate-of-Rise, $V_{BATT}$ , $V_{CC}$ | 100V/μs | | | | | | | | | | Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. | Power Dissipation | | | | | | |------------------------------------------|-----------------|--|--|--|--| | 8 Pin Plastic DIP | | | | | | | (Derate 5mW/°C above +70°C) | 400mW | | | | | | 8 Pin CERDIP | | | | | | | (Derate 8mW/°C above +85°C) | 500mW | | | | | | 16 Pin Plastic DIP | | | | | | | (Derate 7mW/°C above +70°C) | 600mW | | | | | | 16 Pin Small Outline | | | | | | | (Derate 7mW/°C above +70°C) | 600mW | | | | | | 16 Pin CERDIP | | | | | | | (Derate 10mW/°C above +85°C) | 600mW | | | | | | Storage Temperature Range | -65°C to +160°C | | | | | | Lead Temperature (Soldering, 10 seconds) | 300°C | | | | | | | | | | | | ## **Typical Operating Circuit** MP690 Typical Application 14\_ ### **Electrical Characteristics** ( $V_{CC}$ = full operating range; $V_{BATT}$ = 2.8V; $T_A$ = 25°C, unless otherwise noted.) (Notes 1 and 2) | Parameter | Min | Тур | Max | Unit | Conditions | |--------------------------------------------------------|-----------------------|-------------------------|--------------------------|------|----------------------------------------------------------| | BATTERY BACKUP SWITCHING | | | | | | | Operating Voltage Range | | | | | | | MP690, 691, 694, 695 V <sub>CC</sub> | 4.75 | | 5.5 | | | | MP690, 691, 694, 695 V <sub>BATT</sub> | 2.0 | | 4.25 | ٧ | | | MP692, 693 V <sub>CC</sub> | 4.5 | | 5.5 | | | | MP692, 693 V <sub>BATT</sub> | 2.0 | | 4.0 | | | | V <sub>OUT</sub> Output Voltage | V <sub>CC</sub> - 0.3 | V <sub>CC</sub> - 0.1 | | ٧ | I <sub>OUT</sub> = 1mA | | | V <sub>CC</sub> - 0.5 | V <sub>CC</sub> - 0.25 | | | I <sub>OUT</sub> = 50mA | | V <sub>OUT</sub> in Battery Backup Mode | | V <sub>BATT</sub> - 0.1 | V <sub>BATT</sub> - 0.02 | ٧ | $I_{OUT} = 100 \mu A, V_{CC} < V_{BATT} - 0.2 V$ | | Supply Current (excludes I <sub>OUT</sub> ) | | 2 | 5 | mA | I <sub>OUT</sub> = 1mA | | | | 3.5 | 15 | | I <sub>OUT</sub> = 50mA | | Supply Current in Battery Backup Mode | | 0.6 | 1 | μΑ | $V_{CC} = 0V$ , $V_{BATT} = 2.8V$ | | Battery Standby Current<br>(+ = Discharge, - = Charge) | -0.1 | | +0.02 | μА | $5.5V > V_{CC} > V_{BATT} + 0.2V$<br>$T_A = 25^{\circ}C$ | | (+ = blochaige, - = charge) | -1.0 | | +0.02 | | T <sub>A</sub> = Full Operating Range | | Battery Switchover Threshold | | 70 | | mV | Power Up | | V <sub>CC</sub> - V <sub>BATT</sub> | | 50 | | | Power Down | | Battery Switchover Hysteresis | | 20 | | mV | | | BATT ON Output Voltage | | | 0.4 | ٧ | I <sub>SINK</sub> = 3.2mA | | BATT ON Output Short | | 25 | | mA | BATT ON = V <sub>OUT</sub> | | Circuit Current | 0.5 | 1 | 25 | μА | BATT ON = 0V | ### **RESET AND WATCHDOG TIMER** | Reset Voltage Threshold | 4.5 | 4.65 | 4.75 | v | T <sub>A</sub> = Full Operating Range<br>MP690, 691, 694, 695 | |-----------------------------------|------|------|------|--------|---------------------------------------------------------------| | - | 4.25 | 4.4 | 4.5 | ] | MP692, 693 | | Reset Threshold Hysteresis | | 40 | | mV | | | Reset Timeout Delay | | | | | | | MP690/691/692/693 | 35 | 50 | 70 | ms | Figure 6. OSC SEL High, $V_{CC} = 5V$ | | MP694/695 | 140 | 200 | 280 | ] [ | Figure 6. OSC SEL High, V <sub>CC</sub> = 5V | | Watchdog Timeout Period, | 1.0 | 1.6 | 2.25 | sec | Long Period, V <sub>CC</sub> = 5V | | Internal Oscillator | 70 | 100 | 140 | ms | Short Period, V <sub>CC</sub> = 5V | | Watchdog Timeout Period, | 3840 | | 4097 | Clock | Long Period | | External Clock | 768 | | 1025 | Cycles | Short Period | | Minimum WDI Input Pulse Width | 200 | | - | ns | $V_{IL} = 0.4, V_{IH} = 3.5V$ | | RESET and LOW LINE Output Voltage | | | 0.4 | V | $I_{SINK} = 1.6 \text{mA}, V_{CC} = 4.25 \text{V}$ | | | 3.5 | | | ' | $I_{SOURCE} = 1\mu A$ , $V_{CC} = 5V$ | | RESET and WDO Output Voltage | | | 0.4 | v | I <sub>SINK</sub> = 1.6µA | | | 3.5 | | | | I <sub>SOURCE</sub> = 1μA, V <sub>CC</sub> = 5V | | Output Short Circuit Current | 1 | 3 | 25 | μА | RESET, RESET, WDO, LOWLINE | | WDI Input Threshold | | | | | | | Logic Low | | | 0.8 | 」 v │ | $V_{CC} = 5V^2$ | | Logic High | 3.5 | | | | | | WDI Input current | - | 20 | 50 | μА | WDI = V <sub>OUT</sub> | | | -50 | -15 | | μА | WDI = 0V | **Electrical Characteristics** (continued) $(V_{CC} = \text{full operating range; } V_{BATT} = 2.8V; T_A = 25^{\circ}C, \text{ unless otherwise noted.})$ (Notes 1 and 2) | Parameter | Min | Тур | Max | Unit | Conditions | |------------------------------------------|------------------------|-------|-----|------|---------------------------------------------| | POWER FAIL DETECTOR | • | | | | - | | PFI Input Threshold | 1.2 | 1.3 | 1.4 | V | V <sub>CC</sub> ≈ 5V, T <sub>A</sub> = Full | | PFI Input Current | | ±0.01 | ±25 | nA | 0 To V <sub>CC</sub> - 0.7V | | PFO Output Voltage | | | 0.4 | ٧ | I <sub>SINK</sub> = 3.2mA | | | 3.5 | | | | I <sub>SOURCE</sub> = 1μA | | PFO Short Circuit Source Current | 1 | 3 | 25 | μA | PFI = 0V, PFO = 0V | | CHIP ENABLE GATING | | | | | | | CE IN Thresholds | | | 0.8 | V | V <sub>IL</sub> | | | 3.0 | | | | V <sub>IH</sub> | | CE IN Pullup Current | | 3 | | μA | | | | | | 0.4 | | I <sub>SINK</sub> = 3.2mA | | CE OUT Output Voltage | V <sub>out</sub> -1.5 | | | v | I <sub>SOURCE</sub> = 3.0mA | | | V <sub>out</sub> -0.05 | | | | $I_{SOURCE} = 1\mu A$ , $V_{CC} = 0V$ | | CE Propagation Delay | | 50 | 200 | · ns | $V_{CC} = 5V$ | | OSCILLATOR | | | | | | | OSC IN Input Current | | ±2 | | μΑ | | | OSC SEL Input Pullup Current | | 5 | | μΑ | | | OSC IN Frequency Range | 0 | | 250 | kHz | OSC SEL = 0V | | OSC IN Frequency with External Capacitor | | 4 | | kHz | OSC SEL = 0V, C <sub>OSC</sub> = 47pF | <sup>1.</sup> The input voltage limits on PFI and WDI may be exceeded provided the input current is limited to less than 10mA. <sup>2.</sup> WDI is guaranteed to be in the mid-level (inactive) state if WDI is floating and V<sub>CC</sub> is in the operating voltage range. WDI is internally biased to 38% of V<sub>CC</sub> with an impedance of approximately 125 kilohms. # **Pin Description** | Name | | Pin | Function | |-------------------|---------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | MP690/692/694 | MP691/693/695 | | | V <sub>cc</sub> | 2 | 3 | The +5V input. | | V <sub>BATT</sub> | 8 | 1 | Backup battery input. Connect to Ground if a backup battery is not used. | | V <sub>OUT</sub> | 1 | 2 | The higher of $V_{CC}$ or $V_{BATT}$ is internally switched to $V_{OUT}$ . Connect $V_{OUT}$ to $V_{CC}$ if $V_{OUT}$ and $V_{BATT}$ are not used. | | GND | 3 | 4 | 0V ground reference for all signals. | | RESET | 7 | 15 | RESET goes low whenever $V_{\rm CC}$ falls below either the reset voltage threshold or the $V_{\rm BATT}$ input voltage. The reset threshold is typically 4.65V for the MP690/691/694/695, and 4.4V for the MP692 and MP693. RESET remains low for 50ms after $V_{\rm CC}$ returns to 5V (except 200ms in MP694/695). RESET also goes low for 50ms if the Watchdog Timer is enabled but not serviced within its timeout period. The RESET pulse width can be adjusted as shown in Table 1. | | WDI | 6 | 11 | The watchdog input, WDI, is a three level input. If WDI remains either high or low for longer than the watchdog timeout period, RESET pulses low and $\overline{WDO}$ goes low. The Watchdog Timer is disabled when WDI is left floating or is driven to midsupply. The timer resets with each transition at the Watchdog Timer Input. | | PFI | 4 | 9 . | PFI is the non-inverting input to the Power Fail Comparator. When PFI is less than 1.3V, PFO goes low. Connect PFI to GND when not used. See Figure 1. | | PFO | 5 | 10 | PFO is the output of the Power Fail Comparator. It goes low when PFI is less than 1.3V. The comparator is turned off and PFO goes low when V <sub>CC</sub> is below V <sub>BATT</sub> . | | CE IN | | 13 | The input to the CE gating circuit. Connect to GND or V <sub>OUT</sub> if not used. | | CE OUT | | 12 | $\overline{\text{CE}}$ OUT goes low only when $\overline{\text{CE}}$ IN is low and $V_{\text{CC}}$ is above the reset threshold (4.65V for MP691 and MP695, 4.4V for MP693). See Figure 6. | | BATT ON | | 5 | BATT ON goes high when $V_{OUT}$ is internally switched to the $V_{BATT}$ input. It goes low when $V_{OUT}$ is internally switched to $V_{CC}$ . The output typically sinks 7mA and can directly drive the base of an external PNP transistor to increase the output current above the 100mA rating of $V_{OUT}$ . | | LOW LINE | | 6 | LOW LINE goes low when $V_{CC}$ falls below the reset threshold. It returns high as soon as $V_{CC}$ rises above the reset threshold. See Figure 6, Reset Timing. | | RESET | | 16 | RESET is an active high output. It is the inverse of RESET. | | OSC SEL | | 8 | When OSC SEL is unconnected or driven high, the internal oscillator sets the reset time delay and watchdog timeout period. When OSC SEL is low, the external oscillator input, OSC IN, is enabled. OSC SEL has a 3µA internal pullup. See Table 1. | | OSC IN | | 7 | OSC IN sets the Reset delay timing and Watchdog timeout period when OSC SEL floats or is driven low. The timing can also be adjusted by connecting an external capacitor to this pin. See Figure 8. When OSC SEL is high, OSC IN selects between fast and slow Watchdog timeout periods. | | WDO | | 14 | The Watchdog Output, WDO, goes low if WDI remains either high or low for longer than the Watchdog timeout period. WDO is set high by the next transition at WDI. If WDI is unconnected or at mid-supply, WDO remains high. WDO also goes high when LOW LINE goes low. | ### **Typical Applications** #### MP691, MP693 and MP695 A typical connection for the MP 691/693/695 is shown in Figure 1. CMOS RAM is powered from $V_{\text{OUT}}$ $V_{\text{OUT}}$ is internally connected to $V_{\text{CC}}$ when 5V power is present, or to $V_{\text{BATT}}$ when $V_{\text{CC}}$ is less than the battery voltage. $V_{\text{OUT}}$ can supply 100mA from $V_{\text{CC}}$ , but if more current is required, an external PNP transistor can be added. When $V_{\text{CC}}$ is higher than $V_{\text{BATT}}$ the BATT ON output goes low, providing 7mA of base drive for the external transistor. When $V_{\text{CC}}$ is lower than $V_{\text{BATT}}$ an internal 500 $\Omega$ MOSFET connects the backup battery to $V_{\text{OUT}}$ The quiescent current in the battery backup mode is $1\mu\text{A}$ maximum when $V_{\text{CC}}$ is between 0V and $V_{\text{BATT}}$ -700mV. #### **Reset Output** A voltage detector monitors $V_{\rm cc}$ and generates a $\overline{\rm RESET}$ output to hold the microprocessor's $\overline{\rm RESET}$ line low when $V_{\rm cc}$ is below 4.65V (4.4V for MP693). An internal monostable holds $\overline{\rm RESET}$ low for 50ms\* after $V_{\rm cc}$ rises above 4.65V (4.4V for MP693). This prevents repeated toggling of $\overline{\rm RESET}$ even if the 5V power drops out and recovers with each power line cycle. The crystal oscillator normally used to generate the clock for microprocessors takes several milliseconds to start. Since most microprocessors need several clock cycles to reset, RESET must be held low until the microprocessor clock oscillator has started. The MP690 Family power-up RESET pulse lasts 50ms\* to allow for this oscillator start-up time. The manual reset switch and the 0.1 µF capacitor connected to the reset bus can be omitted if manual reset is not needed. An inverted, active high, RESET output is also supplied. #### **Power Fail Detector** The MP691/693/695 issues a non-maskable interrupt (NMI) to the microprocessor when a power failure occurs. The +5V power line is monitored via two external resistors connected to the power fail input (PFI). When the voltage at PFI falls below 1.3V, the power fail output (PFO) drives the processor's NMI input low. If a power fail threshold of 4.8V is chosen, the microprocessor will have the time when $V_{\rm cc}$ falls from 4.8V to 4.65V to save data into RAM. An earlier power fail warning can be generated if the unregulated DC input of the 5V regulator is available for monitoring. ### **RAM Write Protection** The MP691/693/695 $\overline{\text{CE}}$ OUT line drives the $\overline{\text{Chip Select}}$ inputs of the CMOS RAM, $\overline{\text{CE}}$ OUT follows $\overline{\text{CE}}$ IN as long as $V_{\text{CC}}$ is above the 4.65V (4.4V for MP693) reset threshold. If $V_{\text{CC}}$ falls below the reset threshold, $\overline{\text{CE}}$ OUT goes high, independent of the logic level at $\overline{\text{CE}}$ IN. This prevents the microprocessor from writing erroneous data into RAM during power-up, power-down, brownouts, and momentary power interruptions. The $\overline{\text{LOW LINE}}$ output goes low when $V_{\text{CC}}$ falls below 4.65V (4.4V for MP693). <sup>\* 200</sup>ms for MP695 Figure 1. MP691/693/695 Typical Application ### **Watchdog Timer** The microprocessor drives the WATCHDOG INPUT (WDI) with an I/O line. When OSC IN and OSC SEL are unconnected, the microprocessor must toggle the WDI pin once every 1.6 seconds to verify proper software execution. If a hardware or software failure occurs such that WDI is not toggled, the MP691/693 will issue a 50ms\* RESET pulse after 1.6 seconds. This typically restarts the microprocessor's power-up routine. A new RESET pulse is issued every 1.6 seconds until WDI is again strobed. The WATCHDOG OUTPUT (WDO) goes low if the watchdog timer is not serviced within its timeout period. Once WDO goes low, it remains low until a transition occurs at WDI. The watchdog timer feature can be disabled by leaving WDI unconnected. OSC IN and OSC SEL also allow other watchdog timing options, as shown in Table 1 and Figure 8. #### MP690, MP692 and MP694 The 8-pin MP690, MP692 and MP694 have most of the features of the MP691, MP693 and MP695. Figure 2 shows the MP690/ 692/694 in a typical application. Operation is much the same as with the MP691/693/695 (Figure 1) but in this case the Power Fail Input (PFI) monitors the unregulated input to the 7805 regulator. The MP690/694 RESET output goes low when $V_{\rm cc}$ falls below 4.65V. The RESET output of the MP692 goes low when $V_{\rm cc}$ drops below 4.4V. The current consumption of the battery-backed-up power bus must be less than 100mA. The MP690/692/694 does not have a BATT ON output to drive an external transistor. The MP690/692/694 also does not include chip enable gating circuitry that is available on the MP691/693/695. In many systems though, $\overline{\text{CE}}$ gating is not needed since a low input to the microprocessor RESET line prevents the processor from writing to RAM during power-up and power-down transients. The MP690/692/694 watchdog timer has a fixed 1.6 second timeout period. If WDI remains either low or high for more than 1.6 seconds, a RESET pulse is sent to the microprocessor. The watchdog timer is disabled if WDI is left floating. Figure 2. MP690/692/694 Typical Application ### **Detailed Description** ### Battery-Switchover and Vour The battery switchover circuit compares V $_{\rm CC}$ to the V $_{\rm BATT}$ input, and connects V $_{\rm OUT}$ to whichever is higher. Switchover occurs when V $_{\rm CC}$ is 50mV greater than V $_{\rm BATT}$ as V $_{\rm CC}$ falls, and when V $_{\rm CC}$ is 70mV more than V $_{\rm BATT}$ as V $_{\rm CC}$ rises (see Figure 4). The switchover comparator has 20mV of hysteresis to prevent repeated, rapid switching if V $_{\rm CC}$ falls very slowly or remains nearly equal to the battery voltage. When $V_{\text{CC}}$ is higher than $V_{\text{BATP}}$ $V_{\text{CC}}$ is internally switched to $V_{\text{OUT}}$ via a low saturation PNP transistor. $V_{\text{OUT}}$ has 100mA output current capability and thermal shutdown short circuit protection. Use an external PNP pass transistor in parallel with the internal transistor if the output current requirement at $V_{\text{OUT}}$ exceeds 100mA or if a lower $V_{\text{CC}}$ - $V_{\text{OUT}}$ voltage differential is desired. The BATT ON output (MP691/693/695 only) can directly drive the base of the external transistor. It should be noted that the MP690/691/692/693/694/695 need only supply the average current drawn by the CMOS RAM if there is adequate filtering. Many RAM data sheets specify a 75mA maximum supply current, but this peak current spike lasts only 100ns. A 0.1 $\mu$ F bypass capacitor at $V_{\text{OUT}}$ supplies the high instantaneous current, while $V_{\text{OUT}}$ need only supply the average load current, which is much less. A capacitance of $0.1\mu$ F or greater must be connected to the $V_{\text{OUT}}$ terminal to ensure stability. A 500 ohm MOSFET connects the V<sub>BATT</sub> input to V<sub>OUT</sub> during battery backup. This MOSFET has very low input-to-output differential (dropout voltage) at the low current levels required for battery backup of CMOS RAM or other low power CMOS circuitry. When V<sub>CC</sub> equals V<sub>BATT</sub>, the supply current is typically 12 $\mu$ A. When V<sub>CC</sub> is between 0V and (V<sub>BATT</sub>-700mV), the typical supply current is only 600nA typical, 1 $\mu$ A maximum. The MP690/691/694/695 operates with battery voltages from 2.0V to 4.25V while the MP692/693 operates with battery voltages from 2.0V to 4.0V. High value capacitors, either standard electrolytic or the farad-size double layer capacitors, can also be used for short-term memory backup. The charging resistor for both capacitors and rechargeable batteries should be connected to $V_{\rm our}$ since this eliminates the discharge path that exists if the resistor is connected to $V_{\rm cc}$ . A small charging current of typically 10nA (5µA max) flows out of the $V_{\text{BATT}}$ terminal. This current varies with the amount of current that is drawn from $V_{\text{OUT}}$ but its polarity is such that the backup battery is always slightly charged and is never discharged while $V_{\text{CC}}$ is in its operating voltage range. This extends the shelf life of the backup battery by compensating for its self-discharging current. Also note that this current poses no problem when lithium batteries are used for backup since the maximum charging current (5µA) is safe for even the smallest lithium cells. If the battery-switchover section is not used, connect $V_{\text{BATT}}$ to GND and connect $V_{\text{OUT}}$ to $V_{\text{CC}}$ . Table 2 shows the status of the input and output in the low power battery backup mode. #### **Reset Output** RESET is an active low output which goes low whenever $V_{\rm cc}$ falls below 4.5V (MP690/691/694/695) or 4.25V (MP692/693). It will remain low until $V_{\rm cc}$ rises above 4.75V (MP 690/691/694/695) or 4.5V (MP692/693) for 50 milliseconds.\* (See Figures 5 and 6.) The guaranteed minimum and maximum thresholds of the MP 690/691/694/695 are 4.5V and 4.75V, while the guaranteed thresholds of the MP692/693 are 4.25V and 4.5V. The MP690/691/694/695 is compatible with 5V supplies with a +10%, -5% tolerance while the MP692/693 is compatible with 5V $\pm 10\%$ supplies. The reset threshold comparator has approximately 50mV of hysteresis, with a nominal threshold of 4.65V in the MP690/691/694/695, and 4.4V in the MP692/693. The response time of the reset voltage comparator is about 100 $\mu$ s. $V_{cc}$ should be bypassed to ensure that glitches do not activate the RESET output. RESET also goes low if the Watchdog Timer is enabled and WDI remains either high or low longer than the watchdog timeout period. RESET has an internal 3µA pullup and can either connect to an open collector Reset bus or directly drive a CMOS gate without an external pullup resistor. ### **CE** Gating and RAM Write Protection The MP691, MP693 and MP695 use two pins to control the $\overline{\text{Chip}}$ Enable or Write inputs of CMOS RAMs. When $V_{\text{CC}}$ is +5V, $\overline{\text{CE}}$ OUT is a buffered replica of $\overline{\text{CE}}$ IN, with a 50ns propagation delay. If $V_{\text{CC}}$ input falls below 4.65V (4.5V min, 4.75V max), an internal gate forces $\overline{\text{CE}}$ OUT high, independent of $\overline{\text{CE}}$ IN. The MP693 $\overline{\text{CE}}$ OUT goes high whenever $V_{\text{CC}}$ is below 4.4V (4.25V min, 4.5V max). The $\overline{\text{CE}}$ output of both devices is also forced high when $V_{\text{CC}}$ is less than $V_{\text{BATT}}$ (See Figure 5.) $\overline{\text{CE}}$ OUT typically drives the $\overline{\text{CE}}$ , $\overline{\text{CS}}$ , or $\overline{\text{Write}}$ input of battery backed up CMOS RAM. This ensures the integrity of the data in memory by preventing write operations when $V_{\text{CC}}$ is at an invalid level. Similar protection of EEPROMs can be achieved by using the $\overline{\text{CE}}$ OUT to drive the Store or Write inputs of an EEPROM, EAROM, or NOVRAM. If the 50ns typical propagation delay of $\overline{CE}$ OUT is too long, connect $\overline{CE}$ IN to GND and use the resulting $\overline{CE}$ OUT to control a high speed external logic gate. A second alternative is to AND the LOW LINE output with the $\overline{CE}$ or $\overline{WR}$ signal. An external logic gate and the $\overline{RESET}$ output of the MAX690/692/964 can also be used for CMOS RAM write protection. <sup>\* 200</sup>ms for MP694 and MP695 Figure 3. MP 691/693/695 Block Diagram Figure 4. Battery-Switchover Block Diagram Figure 5. Reset Block Diagram \*200ms for MP694 and MP695 Figure 6. Reset Timing #### 1.3V Comparator and Power Fail Warning The Power Fail Input (PFI) is compared to an internal 1.3V reference. The Power Fail Output (PFO) goes low when the voltage at PFI is less than 1.3V. Typically PFI is driven by an external voltage divider which senses either the unregulated DC input to the system's 5V regulator or the regulated 5V output. The voltage divider ratio can be chosen such that the voltage at PFI falls below 1.3V several milliseconds before the +5V supply falls below 4.75V. PFO is normally used to interrupt the microprocessor so that data can be stored in RAM before V<sub>CC</sub> falls below 4.75V and the RESET output goes low (4.5V for MP692/693). The Power Fail Detector can also monitor the backup battery to warn of a low battery condition. To conserve battery power, the Power Fail Detector comparator is turned off and $\overline{\text{PFO}}$ is forced low when $\text{V}_{\text{CC}}$ is lower than the $\text{V}_{\text{BATT}}$ input voltage. ### **Watchdog Timer and Oscillator** The watchdog circuit monitors the activity of the microprocessor. If the microprocessor does not toggle the Watchdog Input (WDI) within the selected timeout period, a 50 millisecond\* RESET pulse is generated. Since many systems cannot service the watchdog timer immediately after a reset, the MP691/693/695 has a longer timeout period after a reset is issued. The normal timeout period becomes effective following the first transition of WDI after RESET has gone high. The watchdog timer is restarted at the end of Reset, whether the Reset was caused by lack of activity on WDI or by $V_{\rm CC}$ falling below the reset threshold. If WDI remains either high or low, reset pulses will be issued every 1.6 seconds. The watchdog monitor can be deactivated by floating the Watchdog Input (WDI). The Watchdog Output ( $\overline{WDO}$ , MP691/693/695 only) goes low if the watchdog timer "times out," and it remains low until set high by the next transition on the watchdog input. $\overline{WDO}$ is also set high when $V_{CC}$ goes below the reset threshold. The watchdog timeout period is fixed at 1.6 seconds and the reset pulse width is fixed at 50ms\* on the 8-pin MP690, MP692 and MP694. The MP691, MP693 and MP695 allow these times to be adjusted per Table 1. Figure 8 shows various oscillator configurations. The internal oscillator is enabled when OSC SEL is high or floating. In this mode, OSC IN selects between the 1.6 second and 100ms watchdog timeout periods. In either case, immediately after a reset, the timeout period is 1.6 seconds. This gives the microprocessor time to reinitialize the system. If OSC IN is low, then the 100ms watchdog period becomes effective after the first transition of WDI. The software should be written such that the I/O port driving WDI is left in its power-up reset state until the initialization routines are completed and the microprocessor is able to toggle WDI at the minimum watchdog timeout period to 70ms. 14\_ <sup>\* 200</sup>ms for MP694 and MP695 Figure 7. Watchdog Timer Block Diagram Figure 8. Oscillator Circuits Table 1. MP691, MP693 and MP695 Reset Pulse Width and Watchdog Timeout Selections | | | Watchdog 1 | imeout Period | Reset Timeout Period MP691/693 MP695 | | | |---------------|----------------------|------------|----------------------------|--------------------------------------|-------------------|--| | OSC SEL | OSC IN | Normal | Immediately<br>After Reset | | | | | Low | External Clock Input | 1024 clks | 4096 clks | 512 clks | 2048 ciks | | | Low | External Capacitor | 400ms x C | 1.6 sec<br>47pF x C | 200ms x C | 800ms<br>47pF x C | | | High/Floating | Low | 100ms | 1.6 sec | 50ms | 200ms | | | High/Floating | High / Floating | 1.6 sec | 1.6 sec | 50ms | 200ms | | #### Notes: - 1. The MP690 watchdog timeout period is fixed at 1.6 seconds nominal; the MP690 Reset pulse width is fixed at 50ms nominal. - 3. See Electrical Characteristics Table for minimum and maximum timing values ### **Application Hints** #### Other Uses of the Power Fail Detector In Figure 9, the Power Fail Detector is used to initiate a system reset when $V_{\rm cc}$ falls to 4.85V. Since the threshold of the Power Fail Detector is not as accurate as the onboard Reset voltage detector, a trimpot must be used to adjust the voltage detection threshold. Both the PFO and $\overline{\rm RESET}$ outputs have high sink current capability and only 10µA of source current drive. This allows the two outputs to be connected directly to each other in a "wired or" fashion. The overvoltage detector circuit in Figure 10 resets the microprocessor whenever the nominal 5V $V_{\rm CC}$ is above 5.5V. The battery monitor circuit (Figure 11) shows the status of the memory backup battery. If desired, the $\overline{\rm CE}$ OUT can be used to apply a test load to the battery. Since $\overline{\rm CE}$ OUT is forced high during the battery backup mode, the test load will not be applied to the battery while it is in use, even if the microprocessor is not powered. ### Adding Hysteresis to the Power Fail Comparator Since the power fail comparator circuit is non-inverting, hysteresis can be added by connecting a resistor between the PFO output and the PFI input as shown in Figure 12. When PFO is low, resistor R3 sinks current from the summing junction at the PFI pin. When PFO is high, the series combination of R3 and R4 source current into the PFI summing junction. ### **Alternate Watchdog Input Drive Circuits** The Watchdog feature can be enabled and disabled under program control by driving WDI with a 3-state buffer (Figure 13). The drawback to this circuit is that a software fault may erroneously 3-state the buffer, thereby preventing the MP690 from detecting that the microprocessor is no longer working. In most cases, a better method is to extend the watchdog period rather than disabling the watchdog. See Figure 14. When the control input is high, the OSC SEL pin is low and the watchdog timeout is set by the external capacitor. A $0.01\mu F$ capacitor sets a watchdog timeout delay of 100 seconds. When the control input is low, the OSC SEL pin is driven high, selecting the internal oscillator. The 100 ms or the 1.6 sec period is chosen, depending on which diode in Figure 14 is used. Figure 9. Externally Adjustable V<sub>CC</sub> Reset Threshold Figure 10. Reset on Overvoltage or Undervoltage 12. Figure 11. Backup Battery Monitor with Optional Test Load Figure 12. Adding Hysteresis to the Power Fail Voltage Comparator Figure 13. Disabling the Watchdog Under Program Control Figure 14. Selecting Internal or External Watchdog Timeout Table 2. Input and Output Status In Battery Backup Mode | V <sub>BATT</sub> , V <sub>OUT</sub> | V <sub>BATT</sub> is connected to V <sub>OUT</sub> via internal MOSFET. | |--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RESET | Logic low. | | RESET | Logic high. The open circuit output voltage is equal to V <sub>OUT</sub> . | | LOW LINE | Logic low. | | BATT ON | Logic high. | | WDI | WDI is internally disconnected from its internal pullup and does not source or sink current as long as its input voltage is between GND and V <sub>OUT</sub> . The input voltage does not affect supply current. | | WDO | Logic high. | | PFI | The Power Fail Comparator is turned off and the Power Fail Input voltage has no effect on the Power Fail Output. | | PFO | Logic low. | | CE IN | CE IN is internally disconnected from its internal pullup and does not source or sink current as long as its input voltage is between GND and V <sub>OUT</sub> . The input voltage does not affect supply current. | | CE OUT | Logic high. | | OSC IN | OSC IN is ignored. | | OSC SEL | OSC SEL is ignored. | | V <sub>cc</sub> | Approximately 12 $\mu$ A is drawn from the V <sub>BATT</sub> input when V <sub>CC</sub> is between V <sub>BATT</sub> + 100mV and V <sub>BATT</sub> - 700mV. The supply current is 1 $\mu$ A maximum when V <sub>CC</sub> is less than V <sub>BATT</sub> - 700mV. | ## **Package Information** 14 $\theta_{ja}$ = 125°C/W $\theta_{jc}$ = 55°C/W 16 Lead Plastic DIP (P) $\theta_{ja} = 100^{\circ} \text{C/W}$ $\theta_{jc} = 60^{\circ} \text{C/W}$ ### **Pin Configuration** #### MP691, MP693 and MP695 top view 16-pin DIP